%0 Conference Paper
%A Geck, Lotte
%A Dietz Romero, Pau
%A Duipmans, Lammert
%A van Waasen, Stefan
%T Partitioning Cryogenic Integrated Electronics for Scalable Spin Qubit Operation
%I IEEE
%M FZJ-2025-04991
%P 1083-1088
%D 2025
%X A systematic investigation of currently implemented cryogenic electronics for controlling and reading out spin qubits using complementary metal-oxide semiconductor (CMOS) technology is done. Scalability is the primary focus in developing these circuits, as enabling universal quantum computing requires increasing the number of qubits by several orders of magnitude. Low power dissipation is a main quality benchmark for cryogenic circuits that is being optimized. Next to that, the possibility of connecting multiple control signals to each qubit is a challenge for large qubit numbers. Depending on the placement of the electronics, different power budgets and connectivity options are available. These characteristics are used to discuss medium and long-term use-cases for existing designs and what future concepts and developments might be possible or necessary for full scalability on the example of spin qubit operation electronics.
%B 2025 IEEE International Conference on Quantum Computing and Engineering (QCE)
%C 30 Aug 2025 - 5 Sep 2025, Albuquerque, NM (USA)
Y2 30 Aug 2025 - 5 Sep 2025
M2 Albuquerque, NM, USA
%F PUB:(DE-HGF)8
%9 Contribution to a conference proceedings
%R 10.1109/QCE65121.2025.00121
%U https://juser.fz-juelich.de/record/1048886