%0 Conference Paper
%A Drochner, M.
%A Kleines, Harald
%A van Waasen, Stefan
%T FPGA Based Control and Data Acquisition Interfaces for PANDA Components
%M FZJ-2015-01244
%D 2014
%X For the upcoming PANDA detector at FAIR (Darmstadt, Germany), various components for timing distribution,control and data acquisition are being constructed. Design objective is to support testing of detector components in alaboratory environment, while keeping it scalable and use hardware platforms and interfaces already agreed on for thefinal implementation. For timing and certain control tasks, the "SODANET" protocol is used which is developed withother contributors in the PANDA project. The protocol runs on fast serial links which are part of modern FPGAs; thelinks are operated in a synchonous mode so that the timimg accuracy is defined by the link clock. For data transfer, theCERN "GBT" platform is used which is a unidirectional link with Forward Error Correction. As hardware platform,MicroTCA.4 is used; a suitable AMC module has been developed by DESY and KIT.
%B 19th REAL TIME CONFERENCE
%C 25 May 2014 - 30 May 2014, Nara (Japan)
Y2 25 May 2014 - 30 May 2014
M2 Nara, Japan
%F PUB:(DE-HGF)24
%9 Poster
%U https://juser.fz-juelich.de/record/187618