TY  - JOUR
AU  - Liu, Chang
AU  - Han, Qinghua
AU  - Glass, Stefan
AU  - Luong, Gia Vinh
AU  - Narimani, Keyvan
AU  - Tiedemann, Andreas
AU  - Fox, Alfred
AU  - Yu, Wenjie
AU  - Wang, Xi
AU  - Mantl, Siegfried
AU  - Zhao, Qing-Tai
TI  - Experimental $I$ – $V(T)$ and $C$ – $V$ Analysis of Si Planar p-TFETs on Ultrathin Body
JO  - IEEE transactions on electron devices
VL  - 63
IS  - 12
SN  - 1557-9646
CY  - New York, NY
PB  - IEEE
M1  - FZJ-2017-00654
SP  - 5036 - 5040
PY  - 2016
AB  - We present the experimental analysis of planar Si p-tunnel FETs (TFETs) fabricated on ultrathin body Silicon on Insulator (SOI) substrates by an optimized dopant implantation into silicide process. The average subthreshold swing of such planar TFETs reaches 75 mV/decade over four orders of magnitude of drain current. Emphasis is placed on the capacitance- voltage analysis of TFETs. In contrast to simulation predictions, we provide experimental evidence that the contribution of Cgs to the total gate capacitance increases at on-state, which in turn results in a decrease of the gate-to-drain capacitance Cgd. This beneficial effect could result in a reduction of the Miller capacitance effect in TFETs-based circuits.
LB  - PUB:(DE-HGF)16
UR  - <Go to ISI:>//WOS:000389342200064
DO  - DOI:10.1109/TED.2016.2619740
UR  - https://juser.fz-juelich.de/record/826429
ER  -