%0 Conference Paper
%A Parkalian, Nina
%A Robens, Markus
%A Grewing, Christian
%A Christ, Volker
%A Liebau, Daniel
%A Muralidharan, Pavithra
%A Nielinger, Dennis
%A Yegin, Ugur
%A Zambanini, Andre
%A van Waasen, Stefan
%T Modeling and Simulation of Digital Phase-Locked Loop in Simulink
%M FZJ-2019-00298
%D 2018
%X This paper presents a high-level model for a digital phase-locked loop implemented in Simulink. This modeling enables the flexible and fast estimation of the design behavior and parameters before transistor-level implementation. The design includes a digital controlled oscillator that is defined using a linear s-domain model. Furthermore, the design of a time-to-digital converter based on oversampling and noise shaping is introduced to increase the effective resolution of the block. The simulation results of locking process, stability and phase noise verify the functionality of the model.
%B 15th International Conference on Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD)
%C 2 Jul 2018 - 5 Jul 2018, Prague (Czech Republic)
Y2 2 Jul 2018 - 5 Jul 2018
M2 Prague, Czech Republic
%F PUB:(DE-HGF)6
%9 Conference Presentation
%U https://juser.fz-juelich.de/record/859442