%0 Conference Paper
%A Horst, Fabian
%A Graef, Michael
%A Hosenfeld, Fabian
%A Farokhnejad, Atieh
%A Hain, Franziska
%A Luong, Gia Vinh
%A Zhao, Qing-Tai
%A Iniguez, Benjamin
%A Kloes, Alexander
%T Implementation of a DC compact model for double-gate Tunnel-FET based on 2D calculations and application in circuit simulation
%I IEEE
%M FZJ-2016-06420
%@ 978-1-5090-2969-3 
%P 456-459
%D 2016
%X This paper introduces a two-dimensional physics-based compact model for a double-gate (DG) Tunnel-FET (TFET) implemented in Verilog-A. The compact model is derived from an analytical model published in [1], [2], [3]. TCAD Sentaurus simulation data as well as measurement data are used to verify and show the flexibility of the modeling approach. Advantages and limitations of the compact model are analyzed and discussed. In order to demonstrate the numerical stability of the model, a basic circuit in form of a single stage inverter is simulated using complementary Tunnel-FET logic. The results of this circuit simulation are compared to measurements on fabricated inverters and are in good agreement.
%B ESSDERC 2016 - 46th European Solid-State Device Research Conference
%C 12 Sep 2016 - 15 Sep 2016, Lausanne (Switzerland)
Y2 12 Sep 2016 - 15 Sep 2016
M2 Lausanne, Switzerland
%F PUB:(DE-HGF)8 ; PUB:(DE-HGF)7
%9 Contribution to a conference proceedingsContribution to a book
%R 10.1109/ESSDERC.2016.7599684
%U https://juser.fz-juelich.de/record/821182