%0 Conference Paper
%A Calvo, Daniela
%A DE REMIGIS, Paolo
%A Fisichella, Maria
%A Wheadon, Richard
%A Zambanini, André
%A Mattiazzo, Serena
%A Verroi, Enrico
%A Tommasino, Francesco
%T Study of SEU effects in circuits developed in 110 nm CMOS technology
%I Sissa Medialab Trieste, Italy
%M FZJ-2020-04553
%P 5
%D 2020
%< Proceedings of Topical Workshop on Electronics for Particle Physics — PoS (TWEPP2019)
%X Channel configuration registers of a full size prototype for the custom readout circuit of silicon double-sided microstrips of PANDA Micro Vertex Detector were tested for upset effects. The ASIC is developed in a commercial 110 nm CMOS technology and implements both Triple Modular Redundancy and Hamming Encoding techniques. Results from tests with ion and proton beams show the robustness level of these two techniques against the upset effects and allow the evaluation of that commercial 110 nm technology in the PANDA experiment.
%B Topical Workshop on Electronics for Particle Physics
%C 2 Sep 2019 - 6 Sep 2019, Santiago de Compostela - Spain (Spain)
Y2 2 Sep 2019 - 6 Sep 2019
M2 Santiago de Compostela - Spain, Spain
%F PUB:(DE-HGF)8 ; PUB:(DE-HGF)7
%9 Contribution to a conference proceedingsContribution to a book
%R 10.22323/1.370.0126
%U https://juser.fz-juelich.de/record/887967