Poster (Other) FZJ-2013-00666

http://join2-wiki.gsi.de/foswiki/pub/Main/Artwork/join2_logo100x88.png
Design of an Optical Uplink with 10 GBit/s between PCIe and MicroTCA

 ;  ;  ;  ;  ;  ;  ;

2012

18th IEEE Real Time Conference, IEEE RT2012, BerkeleyBerkeley, USA, 11 Jun 2012 - 15 Jun 20122012-06-112012-06-15

Abstract: In the context of developments for the PANDA detector system an optical uplink from MicroTCA to PCIe is under development. The uplink is based on X2 transceivers with a nominal speed of 10 GBit/s. The PCIe board has already been produced and it is currently under test. It is based on a Xilinx Virtex 5 (XC5VLX30T) FPGA. For the implementation of the XAUI interface to the X2 transceiver a PM8358 SERDES with a parallel interface to the FPGA is used. The corresponding AMC module is based on the same components. Open issues regarding the FPGA implementation of the link protocol will be discussed.


Contributing Institute(s):
  1. Zentralinstitut für Elektronik (ZEA-2)
Research Program(s):
  1. 53G - COSY (POF2-53G32) (POF2-53G32)

Appears in the scientific report 2012
Click to display QR Code for this record

The record appears in these collections:
Document types > Presentations > Poster
Institute Collections > ZEA > ZEA-2
Institute Collections > PGI > PGI-4
Workflow collections > Public records
Publications database

 Record created 2013-01-22, last modified 2025-01-29



Rate this document:

Rate this document:
1
2
3
 
(Not yet reviewed)