Contribution to a conference proceedings/Contribution to a book FZJ-2013-06673

http://join2-wiki.gsi.de/foswiki/pub/Main/Artwork/join2_logo100x88.png
Demonstration of Improved Transient Response of Inverters with Steep Slope Strained Si NW TFETs by Reduction of TAT with Pulsed I-V and NW Scaling

 ;  ;  ;  ;  ;  ;  ;  ;  ;

2013
IEEE
ISBN: 978-1-4799-2307-6

IEDM Technical Digest 2013
International Electron Device Meeting, Washington DCWashington DC, USA, 9 Dec 2013 - 11 Dec 20132013-12-092013-12-11
IEEE 100-103 ()

Abstract: We present gate all around strained Si (sSi) nanowire array TFETs with high ION (64μA/μm at VDD=1.0V). Pulsed I-V measurements provide small SS and record I60 of 1×10-2μA/μm at 300K due to the suppression of trap assisted tunneling (TAT). Scaling the nanowires to 10 nm diameter greatly suppresses the impact of TAT and improves SS and ION. Transient analysis of complementary TFET inverters demonstrates experimentally for the first time that device scaling and improved electrostatics yields to faster time response.


Contributing Institute(s):
  1. Halbleiter-Nanoelektronik (PGI-9)
  2. PGI-8-PT (PGI-8-PT)
Research Program(s):
  1. 421 - Frontiers of charge based Electronics (POF2-421) (POF2-421)

Appears in the scientific report 2013
Click to display QR Code for this record

The record appears in these collections:
Dokumenttypen > Ereignisse > Beiträge zu Proceedings
Dokumenttypen > Bücher > Buchbeitrag
Institutssammlungen > PGI > PGI-8-PT
Institutssammlungen > PGI > PGI-9
Workflowsammlungen > Öffentliche Einträge
Publikationsdatenbank

 Datensatz erzeugt am 2013-12-19, letzte Änderung am 2021-01-29


Restricted:
Volltext herunterladen PDF
Dieses Dokument bewerten:

Rate this document:
1
2
3
 
(Bisher nicht rezensiert)