Home > Publications database > Capacitive-resistive nondriven plateline cell architecture for RRAM technology |
Journal Article | PreJuSER-58106 |
;
2006
Elsevier
München
This record in other databases:
Please use a persistent id in citations: doi:10.1016/j.aeue.2005.09.005
Abstract: A new memory cell concept, which is appropriate for the use with resistive hysteretic memory elements is introduced. Resistive memories are one of the main memory development streams today. The introduced concept can be used to facilitate the integration with current CMOS technology, where no plateline is required. This is accomplished by using a capacitor, which is serially connected to the resistive element. (c) 2005 Elsevier GmbH. All rights reserved.
Keyword(s): J ; resistive hysteretic elements (auto) ; nondriven plateline (auto) ; nonvolatile (auto) ; RRAM (auto)
![]() |
The record appears in these collections: |