Home > Publications database > Silicon tunnel FET with average subthreshold slope of 55mV/dec at low drain currents |
Contribution to a conference proceedings | FZJ-2019-00036 |
; ; ; ; ; ;
2017
IEEE
This record in other databases:
Please use a persistent id in citations: doi:10.1109/ULIS.2017.7962605
Abstract: In this paper we present a silicon tunnel FET based on line-tunneling to achieve better subthreshold performance. It is shown that the device achieves I on /I off ratio of 5×10 4 considering I on (V on = V Ioff -0.5V) = 0.8×10 -8 μA/μm and an average SS of 55mV/dec over two orders of magnitude of I d . Furthermore, the analog figures of merit have been calculated and show that the transconductance efficiency g m /I d beats the MOSFET performance at lower currents.
![]() |
The record appears in these collections: |